ALTIUM TUTORIAL SESSION 2017 100

EE209

**Technical Team** 

ECE Department

# STEPS OVERVIEW

### <u>Schematic</u>

- New Project/File
- Add libraries
- Choose parts
- Wire/Bus
- Power/Ground/Net label
- Annotation/values
- Compile

Update PCB

# <u>PCB</u>

- Component placement
- Redefine Board Shape
- Mounting Holes
- Design Rules
- Routing
- Configuration
- Polygon Pour
- Design Rule Check (DRC)

# NEW PROJECT/FILE

- Start the Altium Designer Software. (Figure 1)
- Ensure that the 'Files' and 'Projects' tabs are located somewhere on the screen. Most likely they will be minimized on the left side of the window. If they are not then add them to the screen

a. View > Workspace Panels > System > Files

b. View > Workspace Panels > System > Projects

Alternatively you may...(Figure 2)

c. Click on the 'System' box in the lower right hand corner of the designer and then click 'Files' and 'Projects' to make the tabs appear.

These will both accomplish the same goal of making the 'Files' tab and the 'Projects' tabs visible. All tabs can be dragged and dropped nearly anywhere on the designer to suit your personal preferences.

• Create a new PCB Project. File > New > Project > PCB Project – or – You may click on the 'Files' tab and then under the 'New' heading you can click 'Blank Project' (Figure 3)

This will cause the 'Projects' tab to open and ask to set the name of the project. We may want to change the name and location of our project otherwise it will save as 'PCB1.PcbDoc' in default location. (Figure 4)

We will now add a schematic and a PCB to the current project.

Right click on the project > Add New to Project > Schematic (Figure 5)

Right click on the project > Add New to Project > PCB (Figure 6)

Finally, we should save the generated files:

Right click on the name of each file>save (Figure 7,8,9)



### ADD LIBRARIES

• Libraries are very important part of working with your schematic. Libraries are where all of your parts will be found and selected from. If you do not have the 'Libraries' tab anywhere on your screen you should...

Click the 'System' box in the bottom right portion of the designer and then click the 'Libraries' button. (Figure 10)

The Libraries panel enables you to browse and place components from the libraries currently available in Altium Designer

• All components available in department store are listed and categorized according to their type in ECE Database library. For a list of whole available components in ECE please see this webpage:

ECE Stock Inventory

And to add them to your project, you can find them in this path: (more information is available here

S:\ECE\PCB\_Libraries\ECE-Parts\ECEPart.DbLib

- Manufacturer libraries can be found in: S:\ECE\PCB\_Libraries\Manufacturer-libraries
- The library we are going to use for EE209 is:

#### EE209.IntLib

- First download the library files from CANVAS and save them in your project folder then install it to Altium as shown below. Libraries can be added under Project tab or Installed tab.
  - i. Open library panel and select project tab. (Figure 14)
  - ii. Click on 'add library' button and find the downloaded library file in your project folder, click open. (Figure 15)
  - iii. You can see a list of your project libraries on the left side of the Altium page in projects tab.
  - iv. Run the same procedure to add "Database library" from S drive. (Figure 16)





# **SCHEMATIC PRACTICE**





### CHOOSE PARTS

- Add a resistor to your schematic page by following these steps (below image has red letters corresponding to the steps illustrated):
  - a. Make sure you have your schematics page opened
  - b. Open the 'Libraries' tab
  - c. Select the 'EE209.IntLib' library from the upper drop down (if this library is not in the drop down refer to previous step)
  - d. Type 'Res' into the dropdown textbox below the library listing
  - e. Make sure choosing proper foot print if there is more than one
  - f. Click the 'Place Res' button at the top of the libraries tab
  - g. Your cursor will then have a resistor attached to it and you can place it anywhere on the schematic
  - h. Once you have placed the resistor you can either hit the 'Esc' key –OR- right click your mouse to stop placing resistors



# **CHOOSE PARTS - CONTINUED**

- Follow the above steps and place the following parts
  - AC Input
  - Zener
  - MCP6024-I/P
  - Dual Banana Plugs

In cases you want to look for components which are in other libraries, you need to search your computer to find them and add to your project.

How to search? See more ...





### **CHOOSE PARTS - CONTINUED**

**Notice:** Some parts will need to be rotated and this can be accomplished by pressing the **spacebar** while you are placing the part or when the part is selected. Try to place the parts more or less like the following screenshot. Rotation is accomplished with the **spacebar** key while the mirror is added by right-clicking the part and checking the 'mirrored' checkbox. This does not make any difference on the PCB file it just makes your schematic easier to view and understand.



Notice: The unused opamps should be properly terminated. lf connected improperly, an uncommitted op amp leads problems to such as increased power consumption and added noise.



### WIRE/BUS

It is now time to wire these parts together.

a. You can either click the 'Place Wire' icon from the upper toolbar or select **Place** > **Wire**. Both are illustrated here.

b. Once you click this icon your cursor will turn into a crosshair with a black X on it. Once you hover over a valid place to connect a wire the X will turn red. If the X does not turn red when you place the wire a proper connection was not made and this will lead to errors later in the process. The red X is illustrated close up here.





# WIRE/BUS - CONTINUED



c. Using the 'Place Wire' tool add wires between the components just like the image shown below

d. Once a connection between two points is made, the 'Place Wire' cursor will be ready to select the next beginning point.

e. When you are finished placing wire either press the **Esc** key or right-click the mouse to return the cursor to normal and stop adding wires.



# POWER/GROUND/NET LABEL

- Now it's time to add the Power and Ground nets to the schematic
  - a. Click the 'VCC Power Port' button that is next to the 'Place Wire' button and place them in the places shown in the image on the next page
    - i. ports will be renamed from 'VCC' to corresponding values. Naming ports is the same thing as connecting them with a wire but it is a more elegant solution for keeping the schematic less congested.
    - ii. To rename a port just double click on the port and its properties dialog box will pop up. You can then change the text in the 'Net' textbox in order to change the name of the net. Shown below.





### POWER/GROUND/NET LABEL - CONTINUED

• Click the 'GND Power Port' button next to the 'Place Wire' button and place them in the places shown in the image below.





### POWER/GROUND/NET LABEL - CONTINUED

- Now we will use named nets to add connections to our schematic without wires.
  - a. Click on the 'Place Net Label' icon next to the place wire icon –OR- click Place > Net Label.
  - b. Use spacebar to rotate the net label to make it easier to place.
  - c. Make sure the red cross is appeared before you release net label.
  - d. Place nets as shown in the image below.
  - e. In order to rename the net Double click it –OR- Right click and select Properties then change the value in the textbox for Net to 'I\_Sense'.

Note: make sure net label is connected properly. The grey cross should be red when attached to a point.





### ANNOTATION

It is now time to annotate all of the unnamed components

- a. Add more descriptive comments to the ports, this will make them easier to find on the PCB later
  - i. Double click on the AC input socket and Change the comment '=Value' and make it say 'AC Input Socket'
- b. You can add text to your schematic to make it easier to understand.

#### Place $\rightarrow$ Text String

- c. No two components are allowed to have the same designator we must rename them; this can be accomplished one-by-one or can be done automatically
  - i. You can change designator of each component manually. Double click on the component and change the text in the Designator field (not recommended)
  - ii. –OR- You can do them all at once automatically using tools in Altium (much easier)
    - 1. Tools > Annotation > Annotate Schematics Quietly
    - 2. Click **OK** when the dialog box pops up to tell you how many changes will be made
    - 3. This will automatically add unique designators to each component depending on the annotation rules that are currently in place
    - 4. You may optionally change the annotation rules using **Tools** > **Annotate Schematics** if you want more control over the way the program decides to rename you designators for you. That is out of the scope of this tutorial



### ANNOTATION



Your schematic looks like the one below without any question marks on it



### VALUES

Now, we should change the "value" of each component according to our design.

- Double click on each component and change value parameter to the appropriate value and click OK.
- Make sure the comment is visible. (Figure 21). Your design would be similar to figure below.





### COMPILE

Now the Schematic is ready and we can design the PCB file.

Before transferring to PCB, make sure your schematic design has no error.

#### in Project > Compile PCB project 'nameOfProject.PrjPcb'

When the project is compiled, all warnings and errors will displayed in the *Messages* panel. The panel will only appear automatically if there are errors detected. If there are errors, work through each one, checking your circuit and ensuring that all wiring and connections are correct.

Here is a sample error message which is not for our project file.

| Class       | Document    | Source   | Message                                                          | Time Date N |
|-------------|-------------|----------|------------------------------------------------------------------|-------------|
| [Warning]   | Test.SchDoc | Compiler | Duplicate pins in component Pin U1-4 and Pin U1-4                | 11: 15/ 1   |
| 🛄 [Warning] | Test.SchDoc | Compiler | Duplicate pins in component Pin U1-8 and Pin U1-8                | 11: 15/ 2   |
| 🛄 [Warning] | Test.SchDoc | Compiler | Net NetR1_1 has no driving source (Pin R1-1, Pin R4-2, Pin U1-2) | 11: 15/ 3   |
| 🛄 [Warning] | Test.SchDoc | Compiler | Net NetR2_1 has no driving source (Pin R2-1, Pin R5-2, Pin U1-3) | 11: 15/ 4   |
| Error]      | Test.SchDoc | Compiler | Net NetU1_5 contains floating input pins (Pin U1-5)              | 11: 15/ 5   |
| 🦲 [Warning] | Test.SchDoc | Compiler | Net NetU1_5 has no driving source (Pin U1-5)                     | 11: 15/ 6   |
| Error]      | Test.SchDoc | Compiler | Net NetU1_6 contains floating input pins (Pin U1-6)              | 11: 15/ 7   |
| 🦲 [Warning] | Test.SchDoc | Compiler | Net NetU1_6 has no driving source (Pin U1-6)                     | 11: 15/ 8   |
| 🛄 [Warning] | Test.SchDoc | Compiler | Unconnected Pin U1-5 at 385,375                                  | 11: 15/ 9   |
| [Warning]   | Test.SchDoc | Compiler | Unconnected Pin U1-6 at 385,395                                  | 11: 15/ 10  |



### FINAL SCHEMATIC





### UPDATE PCB

We are now ready to update the PCB file

- a. Design > Update PCB Document 'nameOfProject.PcbDoc'
- b. Scroll to the bottom of the window that pops up and uncheck the box next to the room that the program is trying to add
- c. Click Validate Changes, make sure all of the changes get validated
- d. Click Execute Changes, this will add all of the components and nets to your PCB document
- e. Close the update window (Figure 23)

The PCB file should have automatically opened for you; if not, open it now

- a. Click View > Fit Sheet to see the board as well as all of your components
- **b**. You will notice that the components are added outside of the board area (black area)
- c. The components can be dragged onto the board as you place them



### COMPONENT PLACEMENT

We will now arrange the components on the board

- a. Go to the PCB document
- b. Begin dragging the footprints of the components over to the board
  - i. The footprints and the designators can once again be rotated using **Spacebar** while they are being dragged
  - ii. To get a better view at any time you can use View > Fit Document or you can use Page Up and Page Down (or Ctrl+Scroll) to zoom in and out at any time
  - iii. The designators of the components can be dragged independently of the component in order to make the PCB document easier to read at times
  - iv. The comments or the designators from the schematic file can be added to or removed from the PCB by opening the properties of the component on the PCB document and checking or unchecking the hide box under the 'Designator' and 'Comments' sections.
  - v. As you drag a component around the board you will notice thin lines connecting the nodes of the component to other nodes around the board. These lines will jump to the closest connection that can be made on the board. Take notice of these lines and attempt to keep them short and if they are crossed try rotating the component until the lines are straight.
  - vi. Try to arrange your components in a compact design as many manufacturing houses will charge you depending on the size of the board. You will get better at this the more you use the software. For an example of the layout look at the image below



### **REDEFINE BOARD SHAPE**

- Redefine the board shape (The black background on the screen is the board)
  - a. View > Board Planning Mode
  - b. a green screen will appear. Then go to
    Design > Redefine Board Shape
  - c. The cursor will turn into a crosshair
  - d. Zoom in to get a closer view of the grid and click the first corner of the new board shape that you want; continue to the next corner and click again; once you return to the first corner that you clicked on there will be a circle around the crosshair letting you know that you are back where you started; Once you are finished either **Right-click** or press **Esc** in order to stop redefining the board.
  - e. View > 2D Layout Mode. The board should look something like the image below





# MOUNTING HOLES

- To make the board stable in a distance from surface, we use spacers.
- you can add holes to your PCB to accommodate screws/spacers by Place-> Pad
- You need to choose the proper hole size to fit the size of screw. (3mm, 3.5mm, 4mm)
- For in-house making PCBs, we need to include a thin copper area around the hole to make it visible in the drilling process, about 0.2mm more than the hole size.





### **DESIGN RULES**

Change the design rule of the board to define Track Width and Clearance

- a. Open the rule wizard using **Design** > **Rule**
- **b**. In the 'Routing' select 'width' and change the constraints to:

Min Width: 0.4 mm

Preferred Width: 1 mm

Max Width: 10 mm





### **DESIGN RULES - CONTINUED**

Change the design rule of the board to define Track Width and Clearance

in 'Electrical' select

'Clearance' and change the

'Minimum Clearance' to 0.5mm

| Design Rules           |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
|------------------------|------------------------------------|-----------------------------------------|----------------------------------------|-----------------------------------|--------------------------------------|------------------------------------------|----------------------------------|-------------|
|                        |                                    |                                         |                                        |                                   |                                      | _                                        |                                  |             |
|                        | Name Clearance                     |                                         | Comment                                |                                   |                                      | Unique ID                                | AJWAPHKP                         | Test Querie |
|                        |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
| Eleanance              | Where The First Ob                 | ject Matches                            |                                        |                                   |                                      |                                          |                                  |             |
| B Short-Circuit        |                                    | 1                                       |                                        |                                   |                                      |                                          |                                  |             |
| Un Connected Die       | All 🔻                              | J                                       |                                        |                                   |                                      |                                          |                                  |             |
| S Un-Connected Pin     |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
| H. S. Modified Polygon | Where The Second                   | Object Matches                          |                                        |                                   |                                      |                                          |                                  |             |
|                        |                                    | 1                                       |                                        |                                   |                                      |                                          |                                  |             |
| - Width                | All                                |                                         |                                        |                                   |                                      |                                          |                                  |             |
|                        |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
| Hara Routing lopology  | Constraints                        |                                         |                                        |                                   |                                      |                                          |                                  |             |
| House Routing Priority |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
| Routing Layers         | Different N                        | ate Only                                |                                        |                                   |                                      |                                          |                                  |             |
| Routing Corners        | Different Ne                       | ets Only                                |                                        |                                   |                                      |                                          |                                  |             |
| H G Routing Via Style  | Minim                              | um Clearance 0                          | .5mm                                   |                                   |                                      |                                          |                                  |             |
| H Fanout Control       |                                    |                                         | )                                      |                                   |                                      |                                          |                                  |             |
| ⊞ Southing             |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
| E-III- SMT             |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
| - Mask                 |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
| Plane                  | T                                  |                                         | Ignore                                 | Pad to Pad clea                   | rances within a f                    | ootorint                                 |                                  |             |
| 🖅 Testpoint            |                                    |                                         | ignore                                 |                                   | funces within a r                    | ootprint                                 |                                  |             |
|                        |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
| - 🚟 High Speed         |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
| Placement              | Simple                             | () A                                    | dvanced                                |                                   |                                      |                                          |                                  |             |
| 🖟 Signal Integrity     |                                    | Track                                   | SMD Pad                                | TH Pad                            | Via                                  | Copper                                   | Text                             |             |
|                        | Track                              | 0.5                                     |                                        |                                   |                                      |                                          |                                  |             |
|                        | SMD Pad                            | 0.5                                     | 0.5                                    |                                   |                                      |                                          |                                  |             |
|                        | TH Pad                             | 0.5                                     | 0.5                                    | 0.5                               |                                      |                                          |                                  |             |
|                        | Via                                | 0.5                                     | 0.5                                    | 0.5                               | 0.5                                  |                                          |                                  |             |
|                        | Copper                             | 0.5                                     | 0.5                                    | 0.5                               | 0.5                                  | 0.5                                      |                                  |             |
|                        | Text                               | 0.5                                     | 0.5                                    | 0.5                               | 0.5                                  | 0.5                                      | 0.5                              |             |
|                        | Hele                               | 0.5                                     | 0.5                                    | 0.5                               | 0.5                                  | 0.5                                      | 0.5                              |             |
|                        | Hole                               | 0.5                                     | 0.5                                    | 0.5                               | 0.5                                  | 0.5                                      | 0.5                              |             |
|                        |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
|                        |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
|                        |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
|                        |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
|                        |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
|                        |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
|                        |                                    |                                         |                                        |                                   |                                      |                                          |                                  |             |
|                        | Required clear                     | ances between e                         | lectrical objects                      | and Board Cuto                    | uts / Board Cavit                    | ies are determi                          | ned using the                    |             |
|                        | Required clear<br>largest of Elect | ances between ei<br>trical Clearance ru | lectrical objects<br>ile's Region -to- | and Board Cuto<br>object settings | uts / Board Cavit<br>and Board Outli | ies are determi<br>ne Clearance ru       | ned using the<br>Jle's settings. |             |
|                        | Required clear<br>largest of Elect | ances between e<br>trical Clearance ru  | lectrical objects<br>ile's Region -to- | and Board Cuto<br>object settings | uts / Board Cavit<br>and Board Outli | ies are determi<br>ne Clearance ru       | ned using the<br>Ile's settings. |             |
|                        | Required clear<br>largest of Elect | ances between e<br>trical Clearance ru  | lectrical objects<br>Ile's Region -to- | and Board Cuto<br>object settings | uts / Board Cavit<br>and Board Outli | ies are determi<br>ne Clearance ru       | ned using the<br>Ile's settings. |             |
|                        | Required clear<br>largest of Elect | ances between e<br>trical Clearance ru  | lectrical objects<br>Ile's Region -to- | and Board Cuto<br>object settings | uts / Board Cavit<br>and Board Outli | ies are determi<br>ne Clearance ru       | ned using the<br>Ile's settings. |             |
|                        | Required clear<br>largest of Elect | ances between e<br>trical Clearance ru  | lectrical objects<br>Ile's Region -to- | and Board Cuto<br>object settings | uts / Board Cavit<br>and Board Outli | ies are determi<br>ne Clearance ru       | ned using the<br>Ile's settings. |             |
|                        | Required clear<br>largest of Elect | ances between el<br>trical Clearance ru | lectrical objects<br>Ile's Region -to- | and Board Cuto<br>object settings | uts / Board Cavit<br>and Board Outli | ies are determi<br>ne Clearance ru       | ned using the<br>Ile's settings. |             |
|                        | Required clear<br>largest of Elect | ances between ei<br>trical Clearance ru | lectrical objects<br>ile's Region -to- | and Board Cuto<br>object settings | uts / Board Cavit<br>and Board Outli | ies are determi<br>ne Clearance ru       | ned using the<br>Ile's settings. |             |
|                        | Required clear<br>largest of Elect | ances between e<br>trical Clearance ru  | lectrical objects<br>le's Region -to-  | and Board Cuto<br>object settings | uts / Board Cavit<br>and Board Outli | ies are determi<br>ne Clearance ri       | ned using the<br>Ile's settings. |             |
|                        | Required clear<br>largest of Elect | ances between e<br>trical Clearance ru  | lectrical objects<br>Ile's Region -to- | and Board Cuto<br>object settings | uts / Board Cavit<br>and Board Outli | ies are determi<br>ne Clearance ru       | ned using the<br>Jle's settings. |             |
|                        | Required clear<br>largest of Elect | ances between e<br>trical Clearance ru  | lectrical objects<br>le's Region -to-  | and Board Cuto<br>object settings | uts / Board Cavit<br>and Board Outli | ies are determi<br>ne Clearance ru       | ned using the<br>le's settings.  |             |
|                        | Required clear<br>largest of Elect | ances between ei<br>trical Clearance ru | lectrical objects<br>Ile's Region -to- | and Board Cuto<br>object settings | uts / Board Cavit<br>and Board Outli | ies are determi<br>ne Clearance ri       | ned using the<br>Jle's settings. |             |
|                        | Required clear<br>largest of Elect | ances between ei<br>trical Clearance ru | lectrical objects<br>ile's Region -to- | and Board Cuto<br>object settings | uts / Board Cavit<br>and Board Outli | ies are determi<br>ne Clearance ru       | ned using the<br>le's settings.  |             |
| Witzard                | Required clear<br>largest of Elect | ances between el<br>trical Clearance ru | lectrical objects<br>Ile's Region -to- | and Board Cuto<br>object settings | uts / Board Cavit<br>and Board Outli | ies are determi<br>ne Clearance ri<br>OK | ned using the<br>ule's settings. | Арр         |



# ROUTING

- Choose the routing layer; Top layer or Bottom Layer
- Route > Interactive Routing ; The cursor will turn into a crosshair
- Start from a pad and find a suitable path to the destination which is defined by a thin line.
- You can change track angles by pressing spacebar while being in 'place track' mode.
- Remember to zoom in/out to have a better view of the pads during routing.
- Using via in case of moving from top layer to bottom layer and vice versa.
- Note: you can use polygons to connect power/ground nets, leave them to the last.





# CONFIGURATION

### Add your initials and a revision number

- a. Use Place > String to add the string to an empty space on your board
- **b**. Double click the string to open its properties
  - i. Change the text field to your course name and group number
    - i.e. 'Course name Group number'

### Add a keepout layer to the perimeter of your board

#### some manufactures will use this to cut your board

- a. Select 'Keep-Out Layer' from the tabs at the bottom of the designer window; up to this point we have been working from the 'Bottom Layer'
- b. Make sure the Keepout layer is selected then Add a Line using Place > Line. This will be similar to redefining the shape of the board where you can zoom in at the corners to make sure you are clicking the right spot and then zoom back out to get to the next corner more quickly.
- c. Add the Line to the perimeter of the board and then press **Esc** to stop adding the track. The keepout Line should be pink because it is on the keepout layer.



### POLYGON POUR

Polygon Pour is a way to make an area with a specific net name which is covered by copper and is used to make a bigger area than a wire with the same application.

Here, we are going to use it to make a ground area in both power side and digital side of the circuit. Normally we separate these two grounds with proper filtering, but in this tutorial example just simply connect two grounds together (see next page image)

After your PCB has been routed and you are ready to pour copper on the top and bottom layers:

- Click the "Place" tool bar button and select "PolyGon Pour...".
- Set the layer to Bottom Layer and also set the "Connect to Net" to your ground net. Tick 'Remove Dead copper' then Click OK. (Fig.20)
- Your mouse pointer will change to a cross hair. Use this pointer to draw a shape similar to Fig. 23.
- Do the same and make another shape and connect to Net 'VIN'. Fig. 24
- And the third one should be named as 'I\_Sense' Net. Fig. 25
- After drawing, right click your mouse to exit the draw mode.



# DESIGN RULE CHECK

- Design Rule Checking (DRC) is a powerful automated feature that checks both the logical and physical integrity of your design. Checks are made against any or all enabled design rules.
- Go to Tools > Design Rule Check
- Click on "Run Design Rule Check"
- The report lists each rule that was tested, as specified in the *Design Rule Checker* dialog. Each violation that was located is listed with full details of any reference information, such as the layer, net name, component designator and pad number, as well as the location of the object.
- When you run Design Rule Check, a new window will open. (Figure 22)

| Notesign Rule Checker [mm]                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ? 🔀    |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|--|--|--|
| Report Options<br>Rules To Check<br>Check<br>Routing<br>SMT<br>Testpoint<br>Phanufacturing<br>High Speed<br>Placement<br>N- Signal Integrity | DRC Report Options      Image: Create Report Eile      Image: Create Violations      Image: Create Violations      Image: Sub-Net Details      Image: Violation Science      Image: Violatiol |        |  |  |  |  |
|                                                                                                                                              | NOTE: To generate Report File you must save your PCB document first.<br>To speed the process of rule checking enable only the rules that are required for the task being<br>performed. Note: Options are only enabled when corresponding rules have been defined.<br>On-line DRC tests for design rule violations as you work. Include a Design Rule in the<br>Design-Rules dialog to be able to test for a particular rule type.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |  |  |  |  |
| Run Design Rule Check                                                                                                                        | ОК                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Cancel |  |  |  |  |



### FINAL VIEW





# ANY QUESTION?